# Efficiency Optimization of a Step-Down Switched Capacitor Converter for Subthreshold Applications

### Natan Krihely, Sam Ben-Yaakov, and Alexander Fish

Abstract—In this brief, an efficient voltage scalable switched capacitor converter (SCC) for 1.1 V battery-powered digital system is presented. The SCC employs a binary resolution technique to preserve high efficiency at load voltages down to sub-200 mV while keeping the efficiency high. The proposed converter can be configured into four topologies to support subthreshold output levels of 0.18–0.6 V. The converter is designed in a standard lowpower 40-nm CMOS TSMC process. Simulation results show that the efficiency of the SCC can be improved by 10%–11% in the vicinity of  $V_{\rm DD} = 200$  mV as compared to one using a conventional approach. An optimization strategy for designing multi-topology SCC is presented to improve the effectiveness of the circuit and to preserve efficiency over large load voltages.

*Index Terms*—Dc-dc power converter, design optimization, low-power electronics, subthreshold design, switched capacitor circuits.

### I. INTRODUCTION

The growing quest for power-saving techniques in digital systems has raised the need for an integrated dc-dc converter which is compatible with subthreshold operation levels [1]. To minimize power dissipation in ultra low power systems, the dc-dc converter needs to supply variable subthreshold load voltages [2]. Switched capacitor converters (SCCs) have become very attractive for batteryoperated systems because they can minimize the number of off-chip components and have the flexibility in sizing switches and capacitors. The challenge associated with the realization of an efficient lowvoltage and ultralow-power SCC has led to several recent developments [3]-[5]. These studies have shown that the efficiency of multiple-conversion-ratio SCCs can be effectively maintained over wider input voltage range than a single topology converter. It is shown that a combination of two standard divide-by-2 SCC cells can support two additional topologies, which provide two-third and one-third conversion ratios [6]. This circuit and its variants have been systematically designed in numerous studies, utilizing one or more of its possible conversion ratios. The use of a reconfigurable array of capacitors to support a large range of load voltages of 0.3-1.1 V from a 1.2-V battery is presented in [7]. They suggest an SCC consisting of 13 charge-transfer switches and an additional topology switches to realize five conversion ratios  $G = \{1/3, 1/2, 2/3, 3/4, 1\}$ . An adaptivebody-bias SCC for powering light loads with output voltages of 0.3–0.4 V from a 1–1.2-V input source has been demonstrated in [8], while supporting a G = 1/2 conversion ratio.

Because of the unavoidable loss mechanism, it is clear that the main challenge in SCC design is the optimization of the converter parameters while meeting various constraints on efficiency, silicon area, and output voltage  $V_{\text{DD}}$ . If, for instance, a traditional design approach is adopted, such as sizing the switches of the SCC to the same  $R_{\text{ds(on)}}$  or, alternatively, adjusting it to allow operation in the

Manuscript received October 4, 2012; revised October 5, 2012; accepted November 25, 2012. Date of publication January 29, 2013; date of current version October 14, 2013.

N. Krihely and S. Ben-Yaakov are with the the Power Electronics Laboratory, Department of Electrical and Computer Engineering, Ben-Gurion University of the Negev, Beer-Sheva 84105, Israel (e-mail: krikali@ee.bgu.ac.il; sby@ee.bgu.ac.il).

A. Fish is with the Faculty of Engineering, Bar-Ilan University, Ramat Gan 52900, Israel, and also with the VLSI Systems Center, Ben-Gurion University of the Negev, Beer-Sheva 84105, Israel (e-mail: alexander.fish@biu.ac.il).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TVLSI.2012.2231888

 $M_2$  H H  $M_3$   $M_7$  H H  $M_8$   $M_1$  H  $M_4$   $M_6$  H H  $M_9$   $M_1$  H  $M_4$   $M_6$  H H  $M_9$  $M_1$  H  $M_4$   $M_6$  H H  $M_9$ 

Fig. 1. Conventional 9 switch SCC with three conversion ratios  $G = \{1/3, 1/2, 2/3\}$ .

complete charge-transfer mode, one might end up with a nonoptimal design. For example, an earlier brief [9] that implemented SCC with G = 2/3 conversion ratio also confirms this point.

Motivated by the above concerns, this brief presents a novel optimization procedure of a 40-nm 1.1-V CMOS voltage-scalable SCC which is suitable for mobile subthreshold applications supporting output levels of 0.18–0.6 V. The core of the proposed circuit is a classical SCC shown in Fig. 1. This circuit is composed of nine switches and two flying capacitors to support three conversion ratios (this topology denoted henceforth as conventional SCC).

Since the proposed SCC is supposed to work over four different topologies, it is hard to define a single optimized operating point that can constitute an optimization criterion for all topologies. Therefore, this brief outlines an optimization methodology of a multiobjective optimization approach. Furthermore, the proposed optimization technique takes into account nontrivial design parameters.

### **II. PROPOSED SWITCHED CAPACITOR CONVERTER**

It is well established that any SCC can be modeled with an equivalent no-load voltage source connected in a series with an equivalent resistor  $R_{eq}$ . The maximum theoretical efficiency of the SCC for a given conversion ratio G can be expressed by

$$\eta_{\max} = \frac{V_{\text{DD}}}{G \cdot V_{\text{BAT}}} = \frac{R_L}{R_L + R_{\text{eq}}} \tag{1}$$

where  $V_{DD}$  and  $V_{BAT}$  are the loaded output and input battery voltages, respectively and  $R_L$  is the load resistance. A more accurate representation of (1) will be with all loss contributors

$$\eta = \frac{P_L}{P_L/\eta_{\text{max}} + P_{\text{BP}} + P_{\text{Drive}} + P_{\text{Leak}} + P_{\text{Control}}}$$
(2)

where  $P_L$ ,  $P_{BP}$ ,  $P_{Drive}$ ,  $P_{Leak}$ , and  $P_{Control}$  are, respectively, the output power, the bottom-plate parasitic-capacitor-related losses, the gate drive loss, the power consumption due to leakage current, and the power lost in the control circuitry.

In practice, employing the circuit of Fig. 1 and using the smallest possible ratio of G = 1/3, it follows from (1) that for  $V_{\text{DD}} = 0.2$  V, the obtainable efficiency is limited to 54%. It would appear that a conversion ratio of G = 1/4 can be realized by cascading two divide-by 2 SCCs in order to increase the efficiency up to 73%. However, this requires an additional number of power switches that need to be considered.



Fig. 2. Proposed 10 switch SCC with four conversion ratios  $G = \{1/4, 1/3, 1/2, 2/3\}$ . With gain setting of G = 1/4, the switches M<sub>2</sub>, M<sub>3</sub>, M<sub>6</sub> are in off state, while the remaining switches are clocked by a 3 phase timing template  $\{\Phi_1, \Phi_2, \text{ and } \Phi_3\}$ .

Since the aim of the brief is to provide sizing methodology for the power-stage components, it is assumed that the power consumption due to control circuits is negligible. In practice, the losses of the control can be estimated by the following expression [7]:

$$P_{\text{Control}} = N_G C_{\text{avg}} V_{\text{BAT}}^2 f_{\text{sw}} + I_{\text{Leak}} V_{\text{BAT}} + I_{\text{DD}} V_{\text{BAT}}$$
(3)

where,  $N_G$  is the number of gates,  $C_{avg}$  is the average capacitance switched in the control circuitry every cycle,  $I_{Leak}$  is the total leakage current consumed by the control circuit, and  $I_{DD}$  represents the current consumption due to the analog blocks and the static bias current inside the digital modules. It has been reported that the control losses can be kept less than 15  $\mu$ W at a switching frequency of 30 MHz and load power of 4.93 mW [10].

### A. Approach

The configuration of the proposed power stage converter is depicted in Fig. 2. This circuit consists of a conventional SCC (Fig. 1) and an additional switch M<sub>10</sub>. The SCC is designed to implement four different conversion ratios, excluding the trivial case G = 1. The reader is referred to [4] and [6] for a detailed analysis of the ordinary conversion ratios and their corresponding topologies. When the circuit is supposed to operate with G = 1/4, essentially it consists of three subcircuits extended over three nonoverlapping time sessions { $\Phi_1, \Phi_2, \Phi_3$ }. Readers are referred to [5] for more in-depth treatment of the three-phase clock generation circuits. Following the theory in [3], the subcircuits of the SCC can be represented by an equivalent system of linear equations. Designating the voltages across  $C_{f1}$  and  $C_{f2}$  by  $V_{C1}$  and  $V_{C2}$ , the system of linear equations is composed as follows:

$$\begin{pmatrix} 1 & 0 & -1 \\ 1 & 1 & 1 \\ 1 & -1 & 1 \end{pmatrix} \cdot \begin{pmatrix} V_{DD} \\ V_{C1} \\ V_{C2} \end{pmatrix} = \begin{pmatrix} 0 \\ V_{BAT} \\ 0 \end{pmatrix}.$$
 (4)

The solution of (4) is  $V_{\text{DD}} = (1/4)V_{\text{BAT}}$ ,  $V_{\text{C1}} = (1/2)V_{\text{BAT}}$ , and  $V_{\text{C2}} = (1/4)V_{\text{BAT}}$ .

## B. Architecture

The block diagram architecture of the considered SCC is shown in Fig. 3. Apart from the SCC circuit, all control blocks were implemented with the Verilog-A language. The SCC block contains the flying capacitors ( $C_{f1}$ ,  $C_{f2}$ ) and the power switches, as shown in Fig. 2. The gain selection block activates one of the four topologies,



Fig. 3. Block diagram of the Hysteretic mode control regulated SCC.

TABLE I 1 ST OPTIMIZATION OF SCC PARAMETERS

| Optimized<br>Parameter | Optimization Range<br>(MIN:STEPS:MAX) | Final Value |
|------------------------|---------------------------------------|-------------|
| WOPT                   | 1 μm:30:400 μm                        | 268.6 µm    |
| $m_{f1} = m_{f2}$      | 1:30:400                              | 328.8       |
| k                      | 0.0001:30:0.1                         | 2.043 m     |

The parameter  $W_{\text{OPT}}$  represents the width of the switches when all share the same optimized value. The parameters  $m_{f1} = m_{f2}$  define the number of 1.14 pF @ 1.1 V nMOS capacitors connected in parallel to implement the flying capacitors  $C_{f1} = C_{f2}$ . The parameter k is a design variable of the rise/fall/dead times as explained in Section III.

depending on the proximity of its target voltage to the load voltage being delivered and its ability to provide the load power demand. The converter uses the hysteretic mode control to maintain the feedback voltage  $V_{\text{DD}}$  within the hysteretic band of  $\pm \Delta V$ , where  $\Delta V$  is set to 10 mV. In this way, the converter remains idle until the output voltage falls below  $V_{\text{REF}} - \Delta V$ . At this point, the output of the comparator  $V_{\text{comp}}$  switches to a high state and thereby enables the SCC to transfer charge packets to the load.

## III. OPTIMIZATION

The proposed circuit was tested and characterized in a standard low-power 40-nm TSMC CMOS process. To avoid a short channel effect, the channel length was set three times larger than the minimum technology  $L_{\min}$  namely, L = 120 nm. The widths of the switches and additional parameters were adjusted by a global optimization procedure using a parallel simulated annealing algorithm. Depending on the end application and technology (e.g., CMOS, SOI), practical lowvoltage loads of integrated SCC designs range between 100 nW [8] and several milliwatts [10]. The proposed SCC was designed to deliver a typical load current of  $I_0 = 1$  mA with high efficiency over 0.18 V  $\leq V_{DD} \leq 0.6$  V. A global optimization was performed by evaluating the average efficiency and unregulated output  $V_{DD}$  over a range of switches' widths and flying capacitors  $C_{f1} = C_{f2}$ , until the system specifications were satisfied. Here we note that the fall/rise and dead times of the gating signals are accessible within the Verilog-A controller. So, during the optimization these parameters were set for simplicity to be proportional to  $f_{sw}$  as,  $t_f = t_r = k/f_{sw}$ , and  $t_{\rm dt} = 2k/f_{\rm sw}$ , where k was fed to the optimization as a designable parameter. The parameter k was included in order to emphasize the correlation that exists between the gating signal waveform and the inherent losses of the converter.

The optimization procedure was conducted using the following assumptions and conditions.

 All losses are considered except the losses of the control circuit. As matter of fact, the larger the output power, the more it is justified to assume that the control circuitry losses are negligible compared with major loss factors [5].



Fig. 4. SCC efficiency versus load voltage  $V_{DD}$  over 0.18 V  $\leq V_{DD} \leq 0.6$  V for  $I_0 = 1$  mA. (a) Comparison between 1st (I) and 2nd (II) optimizations. (b) Comparison between 9 switches SCC (conventional circuit without M<sub>10</sub>) and 10 switches SCC (proposed circuit) using the results of the 2nd optimization.

- 2) The switching frequency  $f_{sw}$  was set for simplicity to a fixed value of  $f_{sw} = 26$  MHz. Although the switching frequency can also be included as optimization variable, it will increase the optimization time considerably. To scale down the size of the flying capacitors and switches, one should strive to select an initial  $f_{sw}$  as high as possible while keeping the losses of the control circuitry  $P_{\text{Control}}$  (3) a reasonable fraction of the total output power  $P_L$ .
- 3) The SCC was implemented with low- $V_t$  MOS transistors of the process library.
- 4) The output capacitor (Fig. 3) was set to  $C_L = 3.2$  nF to fulfill a requirement of  $\Delta_{\text{ripple}} = 12 \text{ mV}$  maximum output ripple by the relation  $C_L = I_0/(\Delta_{\text{ripple}} f_{\text{sw}})$  [9]. Note that the hysteretic band  $\pm \Delta V = \pm 10$  mV is the regulated output ripple, while the  $\Delta_{\text{ripple}}$  is the unregulated output ripple when the output of the comparator  $V_{\text{comp}}$  is maintained in high state (Fig. 3). The situation  $V_{\text{comp}} = 1$  occurs when the SCC reaches the maximum output voltage  $V_{\text{DD}}$  of a given topology.

Each designable parameter was constrained to take values from a limited range. The performance function of the circuit is the average efficiency of the four topologies defined as

$$\eta_{\text{avg}} = \frac{\eta_{14} + \eta_{13} + \eta_{12} + \eta_{23}}{4} \tag{5}$$

where  $\eta_{14}$ ,  $\eta_{13}$ ,  $\eta_{12}$ , and  $\eta_{23}$  are the efficiencies of topologies  $G = \{1/4, 1/3, 1/2, 2/3\}$ , respectively. The efficiencies were evaluated at a maximum current of  $I_0 = 1$  mA and with the corresponding unregulated output voltages (open-loop control). Unregulated output voltage is the obtainable steady-state output voltage of a topology, while the output of the comparator  $V_{\text{comp}}$  (Fig. 3) is maintained in a high state. The average efficiency  $\eta_{\text{avg}}$  and the four efficiencies at the respective unregulated maximum output voltages were constrained to satisfy the following:

$$75\% \le \eta_{\rm avg} \le 85\% \tag{6}$$

and simultaneously

$$V_{\text{DD}(14)} \ge 0.2V; \quad \eta_{14} \ge 60\%$$

$$V_{\text{DD}(13)} \ge 0.3V; \quad \eta_{13} \ge 60\%$$

$$V_{\text{DD}(12)} \ge 0.5V; \quad \eta_{12} \ge 60\%$$

$$V_{\text{DD}(23)} \ge 0.6V; \quad \eta_{23} \ge 60\%$$
(7)

while letting the optimizer engine to choose values such that the SCCs comply with constraints (6) and (7). The optimization procedure is summarized as follows:



Fig. 5. Open loop key waveforms of the SCC at  $I_0 = 1$  mA. Traces from top to bottom  $i_{in}$ ,  $i_{Cf1}$ ,  $V_{DD}$  for (a) G = 1/2 and (b) G = 1/4.



Fig. 6. Monte Carlo statistical distributions in a 3000 point simulation at  $I_0 = 1$  mA. From left to right:  $V_{DD(14)}$ ,  $V_{DD(13)}$ ,  $V_{DD(12)}$ ,  $V_{DD(23)}$ ,  $\eta_{avg}$  with { $\mu_{14} = 0.213$ ,  $\sigma_{14} = 5.68$  mV}, { $\mu_{13} = 0.293$ ,  $\sigma_{13} = 6.27$  mV}, { $\mu_{12} = 0.526$ ,  $\sigma_{12} = 3.32$  mV}, { $\mu_{23} = 0.593$ ,  $\sigma_{23} = 12.52$  mV}, { $\mu_{\eta} = 0.778$ , and  $\sigma_{\eta} = 12.75$  m}.

*Optimized Variables*: 1) Proportionality factor k of the gating signals; 2) the widths of the switches  $W_i$  where i = 1, 2, ..., 10; and 3) the flying capacitors  $C_{f1}$ ,  $C_{f2}$ .

Design Constraints: Equations (6) and (7).

*Objective Function*: Minimize the size of the switches and flying capacitors.

Using above constraints, two optimization sets were conducted in order to validate the method. In the first optimization, all widths of the power switches forced to the same size  $W_{opt}$  while the capacitors were imposed to  $C_{f1} = C_{f2}$ . It should be noted that this condition does not necessarily reflects the same  $R_{ds(on)}$  of the switches. In the second optimization, the switches of the power stage were sized individually, while the parameter k was set to the same value as obtained in the first run in order to preserve same drive condition. The objective of the two optimizations sets was to evaluate the functionality of the SCC in terms of efficiency and size when two different strategies are used.

Table I summarizes the design variables involved in the first optimization procedure, the corresponding optimization ranges of legal values, and the final optimum values. The parameter STEPS defines number of unequally spaced values between MIN and MAX limits. The results of the second optimization over the same constraints ranges are  $W_1 = W_6 = 264.6 \ \mu\text{m}$ ;  $W_4 = W_9 = 115.8 \ \mu\text{m}$ ,  $W_2 = 142.4 \ \mu\text{m}$ ;  $W_3 = 325.3 \ \mu\text{m}$ ;  $W_5 = 215.2 \ \mu\text{m}$ ;  $W_7 = 144.4 \ \mu\text{m}$ ;  $W_8 = 175.5 \ \mu\text{m}$ ;  $W_{10} = 33.52 \ \mu\text{m}$ ;

|                                                          | This Brief                                                        | [6]                                                                                   | [7]                                                                           | [8]                                                            | [10]                                                                                                   | [11]                                                                                                  |
|----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Technology                                               | 40 nm CMOS                                                        | 32 nm SOI                                                                             | 65 nm CMOS                                                                    | 130 nm CMOS                                                    | 45 nm CMOS                                                                                             | 65 nm CMOS                                                                                            |
| Gain ratios                                              | 1/4, 1/3, 1/2, 2/3                                                | 1/3, 1/2, 2/3                                                                         | 1/3, 1/2, 2/3,<br>3/4, 1                                                      | 1/2                                                            | 2/3                                                                                                    | 1/2                                                                                                   |
| No. of power<br>switches                                 | 10                                                                | 9                                                                                     | 13                                                                            | 5                                                              | 7                                                                                                      | 5                                                                                                     |
| Flying capacitor $C_{\rm f}$                             | $2 \times 371 \text{ pF}$<br>(Integrated)                         | NA                                                                                    | Total 600 pF<br>(Integrated)                                                  | $2 \times 200 \text{ pF}$<br>(Integrated)                      | Total 534 pF<br>(Integrated)                                                                           | $2 \times 4.7$ nF (off chip)                                                                          |
| Output capacitor $C_L$                                   | 3.2 nF<br>(off chip)                                              | 0                                                                                     | NA                                                                            | 2 nF<br>(off chip)                                             | 700 pF<br>(Integrated)                                                                                 | 47 nF<br>(off chip)                                                                                   |
| Active area                                              | 0.074 mm <sup>2</sup>                                             | 0.378 mm <sup>2</sup>                                                                 | 0.12 mm <sup>2</sup>                                                          | 0.13 mm <sup>2</sup>                                           | 0.16 mm <sup>2</sup>                                                                                   | 0.074 mm <sup>2</sup><br>(switches only)                                                              |
| Components sizing method                                 | Global<br>optimization<br>(simulation<br>based)                   | Optimization at<br>nominal point                                                      | Adjustable<br>switches widths                                                 | NA                                                             | Adjustable<br>switches widths                                                                          | NA                                                                                                    |
| No. of clock<br>phases                                   | 2, 3                                                              | 2<br>(32 interleaved<br>SCC)                                                          | 2                                                                             | 2                                                              | 2<br>(2 interleaved<br>SCC)                                                                            | 2                                                                                                     |
| Max.<br>switching<br>frequency                           | 26 MHz                                                            | ~600 MHz                                                                              | 15 MHz                                                                        | 20 MHz                                                         | 30 MHz                                                                                                 | 15 MHz                                                                                                |
| Output<br>regulation<br>method                           | Hysteretic                                                        | PFM                                                                                   | PFM                                                                           | Hysteretic + body<br>bias control                              | Hysteretic<br>capacitance mod-<br>ulation + PFM                                                        | Hysteretic +<br>ripple control                                                                        |
| Input voltage                                            | 1.1 V                                                             | 2 V                                                                                   | 1.2 V                                                                         | 1 V-1.2 V                                                      | 1.8 V                                                                                                  | 1 V                                                                                                   |
| Output voltage                                           | 0.18 V-0.6 V                                                      | 0.5 V-1.2 V                                                                           | 0.3 V-1.1 V                                                                   | 0.4 V                                                          | 0.8 V-1 V                                                                                              | 0.2 V-0.47 V                                                                                          |
| Max. output<br>current                                   | 1 mA                                                              | NA                                                                                    | NA                                                                            | NA                                                             | 8 mA                                                                                                   | 10 mA                                                                                                 |
| Max. output<br>power                                     | 0.6 mW                                                            | 200 mW                                                                                | 0.5 mW                                                                        | 0.125 mW                                                       | 7.2 mW                                                                                                 | 4.7 mW                                                                                                |
| Peak efficiency                                          | 90.35% @<br>$\{V_{\rm DD} = 0.53 \text{ V}, I_0 = 1 \text{ mA}\}$ |                                                                                       | 77% @<br>$\{V_{\text{DD}} = 0.5 \text{ V}, P_{\text{o}} = 50 \ \mu\text{W}\}$ | $74\% @ \\ \{V_{\rm DD} = 0.4 V, \\ P_{\rm o} = 100 \ \mu W\}$ | $\begin{array}{c} 69\% @ \\ \{V_{\rm DD} = 0.987 \ {\rm V}, \\ I_{\rm o} = 5 \ {\rm mA}\} \end{array}$ | $\begin{array}{c} 87\% @ \\ \{V_{\rm DD} = 0.47 \text{ V}, \\ I_{\rm o} = 1 \text{ mA}\} \end{array}$ |
| Ideal efficiency<br>$\eta_{max}$<br>calculated by<br>(1) | 96.4% @<br>$\{V_{\text{DD}} = 0.53 \text{ V}, G = 1/2\}$          | $\begin{array}{c} 88\% @ \\ \{V_{\rm DD} = 0.88 \ {\rm V}, \\ G = 1/2 \} \end{array}$ | 83.3% @<br>$\{V_{\text{DD}} = 0.5 \text{ V}, G = 1/2\}$                       | 80% @<br>$\{V_{\text{DD}} = 0.4 \text{ V}, G = 1/2\}$          | 82.25% @<br>$\{V_{\text{DD}} = 0.987 \text{ V}, G = 2/3\}$                                             | 94% @<br>$\{V_{\text{DD}} = 0.47 \text{ V}, G = 1/2\}$                                                |

 TABLE II

 Comparison With Recently Published Step-Down SC DC-DC Converters

 $m_{f1} = m_{f2} = 325.3$ . The parameter  $W_i$  corresponds to the width of the switch  $M_i$  where I = 1, 2, ..., 10.

### **IV. SIMULATION RESULTS**

The SCC was implemented and simulated using the Cadence Spectre simulator. No level shifters were used, and hence the input voltage  $V_{\text{BAT}}$  has been used as a rail for the gate drive of all transistors, causing a gate voltage swing between ground and  $V_{\text{BAT}}$ .

Fig. 4(a) depicts the efficiency plot of the two approaches while delivering a load current of 1 mA using the optimized parameters obtained in the first and second optimization. Since the two designs are subject to the same constraints, the efficiency curves are fairly coincident. However, by comparing the results, it is evident that when the components are sized individually (second optimization) the total occupied area of the switches is 0.65 times that of first. Therefore, henceforth we shall focus only on the design of second optimization. Fig. 4(b) emphasizes that the proposed SCC dramatically improves the efficiency at low output voltages. Specifically, the SCC efficiency is improved by 15% in the vicinity of  $V_{DD} = 200$  mV as compared to the one using a conventional nine-switch topology [4], [6] while maintaining the same efficiency over the rest of the range. The SCC achieves a peak efficiency of 90.35% at  $V_{DD} = 0.53$  V with 1 mA load current.

Fig. 5 shows the open-loop key waveforms of the SCC at two operating points. As is evident from the figure, the parameters of the SCC are optimized to brief in the incomplete transfer mode. It can be noticed that, using G = 1/2 topology, the operation is governed by two clock phases, while with G = 1/4 topology one clock period is divided into three time sessions.

Post-layout Monte Carlo analysis was also performed to further validate the robustness of the proposed converter. Fig. 6 plots the distribution of the obtained unregulated maximum output voltage of each topology and the average efficiency  $\eta_{avg}$  (6) in a 3000-point simulation at  $I_0 = 1$  mA. This simulation takes into account both local and global process variations. As can be seen, the proposed converter is very robust, achieving very slight deviations in all examined parameters.

Table II shows performance comparison of some previously reported SC converters. The total active area that is consumed by the switches, the flying capacitors, and the expected control circuitry is 0.074 mm<sup>2</sup>. It should be highlighted that the active area is dominated by the flying capacitors by about 240 times the area of the switches. Therefore, assuming that the other parameters are kept constant, the total active area will not change significantly if more power switches are added (for additional voltage gains) or by enlargement of the power switches to support a higher output load

TABLE III UNREGULATED EFFICENCY AND LOSS FACTORS CONTRIBUTION

|                                      | G = 1/4       | G = 1/3         | G = 1/2  | G = 2/3        |
|--------------------------------------|---------------|-----------------|----------|----------------|
| Pdrive                               | 17.84 μW      | 19.56 μW        | 23.2 μW  | 22.6 µW        |
| Pcond                                | 54.89 $\mu W$ | $65.56 \ \mu W$ | 19.8 µW  | 124.4 $\mu$ W  |
| $P_{\text{Leak}} + P_{\text{BP}}$    | 9.58 μW       | 11.78 μW        | 13.6 µW  | $10.8 \ \mu W$ |
| V <sub>DD</sub>                      | 0.2201 V      | 0.3011 V        | 0.5302 V | 0.6089 V       |
| P <sub>Control</sub><br>(extracted)  | 20 µW         | 10 µW           | 10 µW    | 10 µW          |
| $\eta \\ (including \\ P_{Control})$ | 68.26%        | 73.79%          | 88.84%   | 78.39%         |
| $\eta \\ (excluding \\ P_{Control})$ | 72.78%        | 75.65%          | 90.35%   | 79.41%         |
| $\eta_{\max}$ using (1)              | 80.04%        | 82.12%          | 96.4%    | 83.03%         |

Unregulated efficiency and loss factors contribution at  $I_0 = 1$  mA for each conversion ratio. The simulation conducted with the optimized values of the 2nd optimization.

power. Although a direct and fair comparison with other competing systems is difficult because of the different target output power levels, the number of conversion ratios, the input and output voltages, the flying capacitor technology, and the switching frequency, it may be worth comparing our system with the system reported in [7]. Both systems adopt a high number of conversion ratios with the same output power, but the number of switches and the resulting active area is higher in [7] compared to the proposed design. The systems achieve approximately similar deviation between peak efficiency relative to the ideal efficiency. However, because of the employment of the three-phase clocking operation, it is expected that the efficiency of the proposed system would decrease rapidly at low output power levels. The core of this brief is based on the SCC presented in [6]. Therefore, it is also worth outlining the differences between the designs. The design in [6] was implemented in SOI technology working at higher voltage levels (step down from 2 V to 0.5-1.2 V). It is well known that the advantages of SOI technology allow operating the SCC at higher switching speeds and, hence, brief satisfactorily within the power constraints of the intended low-voltage applications. A very noticeable and important aspect is the approach of sizing the SCC components. Le et al. [6] used an equationbased optimization procedure evaluated at single nominal point. Kwong et al. [7] and Ramadass et al. [10] used the adjustable switch width sizing method to maintain the complete charge-transfer mode. The other systems, [8], [11] did not address this issue. In contrast, this brief suggests simulation-based sizing methodology evaluated over all possible configurations while meeting predefined design constraints.

Table III shows the loss mechanism distribution due to each loss factor at different configurations while delivering output current of  $I_0 = 1$  mA. It is evident that the dominant loss portion is the conduction losses  $P_{\text{cond}}$ . In order to improve the total efficiency, the power consumption of the control losses has been extracted from previous brief [10]. They reported control losses of about 15  $\mu$ W at the switching frequency of 30 MHz. We use an overhead of 20  $\mu$ W to represent the control losses when the circuit is configured to G = 1/4, and 10  $\mu$ W to represent the control losses of the remaining configurable gains. According to Table III, we obtain a deviation of about 5% at G = 1/4 between the efficiency with and without including the control losses, while the other configurations exhibit 1%–2% difference. These results imply

an improvement of 10%-11% in sub-200 mV load voltages of the proposed SCC.

### V. CONCLUSION

Four different conversion ratios were employed by the addition of a single power switch to the conventional topology instead of cascading two SCC circuits in order to implement the G = 1/4voltage gain. The proposed SCC achieved an efficiency improvement of 10%-11% in the vicinity of  $V_{\text{DD}} = 200 \text{ mV}$  as compared to the conventional topology (Fig. 1) and a peak efficiency of about 88.84% at  $V_{\text{DD}} = 0.53$  V (Table III). It is well known that increasing the number of configurable voltage gains is always preferable for maintaining the efficiency high to a design with fewer configurable voltage gains. However, the penalty of such approach is the necessity of more complicated control schemes and slightly reduced efficiency unless the output power is boosted [5]. The main contribution of this brief lies not only in maximizing the peak efficiency at one particular output voltage but also in establishing an organized methodology for sizing and optimizing the power-stage SCC. The proposed optimization procedure was employed to realize four conversion ratios using two approaches, and it was shown that the second approach consumes less area occupied by the switches. With a little effort, the proposed approach can be expanded to consider additional performance constraints such as output voltage ripple [12], control circuit losses, and harmonic content of the charging current.

#### REFERENCES

- A. Teman and A. Fish, "Sub-threshold and near-threshold SRAM design," in *Proc. IEEE 26th Conv. Electr. Electron. Eng. Israel (IEEEI)*, Nov. 2010, pp. 608–612.
- [2] A. Wang, B. Calhoun, and A. Chandrakasan, Sub-Threshold for Ultra-Low-Power Systems, New York: Springer-Verlag, 2006.
- [3] S. Ben-Yaakov and A. Kushnerov, "Algebraic foundation of self adjusting switched capacitors converters," in *Proc. IEEE Energy Conv. Exposit.*, Sep. 2009, pp. 1582–1589.
- [4] M. Ma, "Design of High Efficiency Step-Down Switched Capacitor DC/DC Converter," M.S. thesis, Oregon State Univ., Corvallis, OR, 2003.
- [5] F. Su and W. H. Ki, "Component-efficient multiphase switched-capacitor DC-DC converter with configurable conversion ratios for LCD driver applications," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 55, no. 8, pp. 753–757, Aug. 2008.
- [6] H. P. Le, M. Seeman, S. Sanders, V. Sathe, S. Naffziger, and E. Alon, "A 32nm fully-integrated reconfigurable switched capacitor DC-DC converter delivering 0.55W/mm2 at 77% efficiency," in *Proc. IEEE Int. Solid-State Circuit Conf.*, Feb. 2010, pp. 210–211.
- [7] J. Kwong, Y. K. Ramadass, N. Verma, and A. P. Chandrakasan, "A 65 nm sub-vt microcontroller with integreated SRAM and switched capacitor DC-DC converter," *IEEE J. Solid-State Circuits*, vol. 44, no. 1, pp. 115–126, Jan. 2009.
- [8] J. D. Vos, D. Bol, and D. Flandre, "Dual-mode switched-capacitor DC-DC converter for subthreshold processors with deep sleep mode," in *Proc. Eur. Solid-State Circuits Conf.*, Sep. 2010.
- [9] L. Su, D. Ma, and A. P. Brokaw, "Design and analysis of monolithic step-down SC power converter with sub-threshold DPWM control for self powered wireless sensors," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 1, pp. 280–290, Jan. 2010.
- [10] Y. K. Ramadass, A. A. Fayed, and A. P. Chandrakasan, "A fullyintegrated switched capacitor step-down DC-DC converter with digital capacitance modulation in 45 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 12, pp. 2557–2565, Dec. 2010.
- [11] X. Zhang, Z. Xin, P. Yu, I. Koichi, R. Yoshikatsu, O. Yasuyuki, C. Po-Hung, S. Takayasu, and T. Makoto, "A variable output voltage switched capacitor DC-DC converter with pulse density and width modulation (PDWM) for 57% ripple reduction at low output voltage," *IEICE Trans. Elect.*, vol. E94-C, no. 6, pp. 953–959, Jun. 2011.
- [12] B. Maity and P. Mandal, "A high performance switched capacitorbased DC-DC buck converter suitable for embedded power management applications," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 20, no. 10, pp. 1880–1885, Oct. 2012.